English  |  正體中文  |  简体中文  |  0  
???header.visitor??? :  52812306    ???header.onlineuser??? :  716
???header.sponsordeclaration???
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
???ui.leftmenu.abouttair???

???ui.leftmenu.bartitle???

???index.news???

???ui.leftmenu.copyrighttitle???

???ui.leftmenu.link???

"kao chi chou"???jsp.browse.items-by-author.description???

???jsp.browse.items-by-author.back???
???jsp.browse.items-by-author.order1??? ???jsp.browse.items-by-author.order2???

Showing items 1-9 of 9  (1 Page(s) Totally)
1 
View [10|25|50] records per page

Institution Date Title Author
國立成功大學 2013-06 IMPROVED TIME-MULTIPLEXED FPGA ARCHITECTURE AND ALGORITHM FOR MINIMIZING COMMUNICATION COST DESIGNS Kao, Chi-Chou; Lai, Yen-Tai
國立成功大學 2010 A Performance-Driven Rotational Invariant Image Retrieval System Lai, Yen-Tai; Kao, Chi-Chou; Tai, Tzu-Chiang; Yeh, Andwen-Chun
國立成功大學 2010 An Optimization Communication Cost Algorithm for Dynamically Reconfigurable FPGAs Kao, Chi-Chou; Tai, Tzu-Chiang; Lai, Yen-Tai
國立成功大學 2010 An Efficient Reflection Invariance Region-Based Image Retrieval Framework Kao, Chi-Chou; Tai, Tzu-Chiang; Lin, Chia-Hui
國立成功大學 2006-05 Unsupervised spatiotemporal segmentation algorithm for on-chip video systems Kao, Chi-Chou; Chen, Chuen-Yau; Lai, Yen-Tai
國立成功大學 2005-01 An efficient algorithm for finding the minimal-area FPGA technology mapping Kao, Chi-Chou; Lai, Yen-Tai
國立成功大學 2002-11-25 可規劃邏輯陣列之映射技術 高啟洲; Kao, Chi-Chou
國立成功大學 2002-11 Technology mapping algorithm for heterogeneous field programmable gate arrays Lai, Yen-Tai; Kao, Chi-Chou
國立成功大學 2001-11 A routability driven technology mapping algorithm for LUT based FPGA designs Kao, Chi-Chou; Lai, Yen-Tai

Showing items 1-9 of 9  (1 Page(s) Totally)
1 
View [10|25|50] records per page