English  |  正體中文  |  简体中文  |  總筆數 :0  
造訪人次 :  52047761    線上人數 :  942
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

"l h lu"的相關文件

回到依作者瀏覽
依題名排序 依日期排序

顯示項目 11-20 / 63 (共7頁)
<< < 1 2 3 4 5 6 7 > >>
每頁顯示[10|25|50]項目

機構 日期 題名 作者
臺大學術典藏 2018-09-10T09:25:30Z A 34.8%-PAE CMOS Transmitter Frontend for 24-GHz FMCW Radar Applications H.-S. Chen;L.-H. Lu; H.-S. Chen; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2018-09-10T09:25:29Z An open-loop half-quadrature hybrid for multiphase signals generation H.-S. Chen;L.-H. Lu; H.-S. Chen; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2018-09-10T09:25:29Z 60-GHz four-element phased-array transmit/receive system-in-package using phase compensation techniques in 65-nm flip-chip CMOS process Y.-F. Lu; T.-Y. Huang; Y.-L. Chang; Y.-K. Hsieh; P.-J. Peng; I.-C. Chang; T.-C. Tsai; K.-Y. Kao; W.-Y. Hsiung; J. Wang; Y. A. Hsu; K.-Y. Lin; H.-C. Lu; Y.-C. Lin; L.-H. Lu; T.-W. Huang; R.-B. Wu; H. Wang; J.-L. Kuo; LIANG-HUNG LU et al.
臺大學術典藏 2018-09-10T09:24:41Z 60GHz four-element phased-array transmit/receive system-in-package using phase compensation techniques in 65nm flip-chip CMOS process Y.-F. Lu; T.-Y. Huang; Y.-L. Chang; Y.-K. Hsieh; P.-J. Peng; I¡VC. Chang; T.-C. Tsai; K.-Y. Kao; N. Hsiung; J. Wang; Y. A. Hsu; K.-Y. Lin; H.-C. Lu; Y.-C. Lin; L.-H. Lu; T.-W. Huang; R.-B. Wu,; H. Wang; J.-L. Kuo; RUEY-BEEI WU et al.
臺大學術典藏 2018-09-10T08:47:22Z A V-Band divide-by-four direct injection-locked frequency divider in 0.18-um CMOS H.-H. Hsieh; H.-S. Chen; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2018-09-10T08:19:08Z A low-power quadrature VCO and its application to a 0.6-V 2.4-GHz PLL C.-T. Lu;H.-H. Hsieh;L.-H. Lu; C.-T. Lu; H.-H. Hsieh; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2018-09-10T08:19:08Z A 0.6-V delta-sigma ADC with 57-dB dynamic range C.-H. Wei;L.-H. Lu; C.-H. Wei; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2018-09-10T07:43:05Z A 40-GHz low-noise amplifier with a positive-feedback network in 0.18-μm CMOS H.-H. Hsieh;L.-H. Lu; H.-H. Hsieh; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2018-09-10T07:43:05Z A 10 GHz phase-locked loop with a compact low-pass filter in 0.18 μm CMOS S.-J. Li;H.-H. Hsieh;L.-H. Lu; S.-J. Li; H.-H. Hsieh; L.-H. Lu; LIANG-HUNG LU
臺大學術典藏 2018-09-10T07:43:05Z A 0.6 V low-power wide-range delay-locked loop in 0.18 µm CMOS C.-T. Lu;H.-H. Hsieh;L.-H. Lu; C.-T. Lu; H.-H. Hsieh; L.-H. Lu; LIANG-HUNG LU

顯示項目 11-20 / 63 (共7頁)
<< < 1 2 3 4 5 6 7 > >>
每頁顯示[10|25|50]項目